aboutsummaryrefslogtreecommitdiff
path: root/kernel
diff options
context:
space:
mode:
authorChristian Cunningham <cc@localhost>2022-03-24 22:55:13 -0700
committerChristian Cunningham <cc@localhost>2022-03-24 22:55:13 -0700
commit75ca654c2a3a4cce24459a381311c259ce7ce8a3 (patch)
tree2549dd19a9bd1484f8ca48246d4bf4b40b937f42 /kernel
parentc5b6f1611ea1f4685ef02f65fc0362f9c22c344f (diff)
GPIO Interrupts
Diffstat (limited to 'kernel')
-rw-r--r--kernel/cpu/irq.c30
1 files changed, 28 insertions, 2 deletions
diff --git a/kernel/cpu/irq.c b/kernel/cpu/irq.c
index ae29379..286f78d 100644
--- a/kernel/cpu/irq.c
+++ b/kernel/cpu/irq.c
@@ -20,7 +20,7 @@ unsigned long c_irq_handler(void)
// Check if GPU Interrupt
if (source & (1 << 8)) {
// Check if UART Interrupt
- if(load32(IRQ_PENDING2) & (1 << 25)) {
+ if(load32(IRQ_PENDING2) & (1 << (UART_0_IRQ-32))) {
// Check if UART Interrupt is Masked
if(load32(UART0_MIS) & (1<<4)) {
// Get the UART data
@@ -42,6 +42,13 @@ unsigned long c_irq_handler(void)
}
}
}
+ if (load32(IRQ_PENDING2) & (1 << (GPIO_IRQ_0-32)) && irqs[GPIO_BANK_1_IRQ].handler != 0) {
+ struct GPIOInfo* g = irqs[GPIO_BANK_1_IRQ].handler_info;
+ if (*GPEDS0 & g->pin) {
+ add_thread(irqs[GPIO_BANK_1_IRQ].handler, 0, g->priority);
+ *GPEDS0 = g->pin;
+ }
+ }
// Check if System Time Compare 0 Triggered the Interrupt
if (*(volatile unsigned long*)SYS_TIMER_CS & SYS_TIMER_SC_M0 && irqs[SYS_TIMER_0_IRQ].handler != 0) {
volatile unsigned long* timer_cs = (volatile unsigned long*)SYS_TIMER_CS;
@@ -114,7 +121,18 @@ void subscribe_irq(unsigned long irq_num, void* handler, void* handler_info)
if (irq_num >= MAX_IRQS)
return;
irqs[irq_num].handler = handler;
- irqs[irq_num].handler_info = handler_info;
+ if (irq_num == GPIO_BANK_1_IRQ) {
+ if (irqs[irq_num].handler_info == 0)
+ irqs[irq_num].handler_info = handler_info;
+ else {
+ struct GPIOInfo* g = irqs[irq_num].handler_info;
+ struct GPIOInfo* new = handler_info;
+ g->pin |= new->pin;
+ g->priority = new->priority;
+ }
+ } else {
+ irqs[irq_num].handler_info = handler_info;
+ }
switch (irq_num) {
case UART_IRQ:
store32(1<<4, UART0_IMSC);
@@ -140,6 +158,11 @@ void subscribe_irq(unsigned long irq_num, void* handler, void* handler_info)
store32(0x80, CORE0_TIMER_IRQCNTL);
sys0(SYS_ENABLE_CNTV);
break;
+ case GPIO_BANK_1_IRQ:
+ store32((1 << (49-32)), IRQ_ENABLE2);
+ struct GPIOInfo* g = irqs[irq_num].handler_info;
+ *GPREN0 = g->pin;
+ break;
}
}
@@ -169,5 +192,8 @@ void unsubscribe_irq(unsigned long irq_num)
store32(0x00, CORE0_TIMER_IRQCNTL);
sys0(SYS_DISABLE_CNTV);
break;
+ case GPIO_BANK_1_IRQ:
+ store32((1 << (49-32)), IRQ_DISABLE2);
+ break;
}
}