aboutsummaryrefslogtreecommitdiff
path: root/src/boot.S
diff options
context:
space:
mode:
authorChristian Cunningham <cc@localhost>2022-02-04 16:33:19 -0700
committerChristian Cunningham <cc@localhost>2022-02-04 16:33:19 -0700
commit6e7f93d6a09865937dde1124a6c3f36eebcd9d82 (patch)
tree085d3b687b4c6175592a4d3cf9b0afdf75503837 /src/boot.S
parentaaf7667a36a0268de87f1913fd9a87e1cbf7da92 (diff)
Move tests to own file
Diffstat (limited to 'src/boot.S')
-rw-r--r--src/boot.S79
1 files changed, 0 insertions, 79 deletions
diff --git a/src/boot.S b/src/boot.S
index 0fe6ed4..3e8a209 100644
--- a/src/boot.S
+++ b/src/boot.S
@@ -22,22 +22,16 @@ reset:
mcr p15, 0, r0, c12, c0, 0
cps #0x12 // Setup sp in IRQ mode.
- mov sp,#0x4000
ldr sp, =core0_irq_stack
cps #0x11 // Setup sp in FIQ mode.
- mov sp,#0x2000
ldr sp, =core0_fiq_stack
cps #0x1B // Setup sp in UNDEF mode.
- mov sp,#0x1000
ldr sp, =core0_undefined_stack
cps #0x17 // Setup sp in ABORT mode.
- mov sp,#0x0800
ldr sp, =core0_data_stack
cps #0x1f // Setup sp in USR/SYS mode.
- mov sp,#0x6000
ldr sp, =core0_sys_stack
cps #0x13 // Setup sp in SVC mode.
- mov sp, #0x8000
ldr sp, =core0_svc_stack
// Clear out bss.
@@ -67,124 +61,51 @@ reset:
ldr r5, =core3_mbox
str r4, [r5]
- // Output Message and Signal Next Core to Continue
- ldr r0, =core0_msg
- bl uart_string
- ldr r5, =core1_mbox
- mov r4, #1
- str r4, [r5]
- ldr r5, =core0_mbox
-1: ldr r4, [r5]
- cmp r4, #0
- beq 1b
- mov r4, #0
- str r4, [r5]
-
// Call kernel_main
ldr r3, =kernel_main
blx r3
core1run:
cps #0x12 // Setup sp in IRQ mode.
- mov sp,#0x4000
ldr sp, =core1_irq_stack
cps #0x11 // Setup sp in FIQ mode.
- mov sp,#0x2000
ldr sp, =core1_fiq_stack
cps #0x1B // Setup sp in UNDEF mode.
- mov sp,#0x1000
ldr sp, =core1_undefined_stack
cps #0x17 // Setup sp in ABORT mode.
- mov sp,#0x0800
ldr sp, =core1_data_stack
cps #0x1f // Setup sp in USR/SYS mode.
- mov sp,#0x6000
ldr sp, =core1_sys_stack
cps #0x13 // Setup sp in SVC mode.
- mov sp, #0x8000
ldr sp, =core1_svc_stack
-
- // Output Message and Signal Next Core to Continue
- ldr r5, =core1_mbox
-1:
- ldr r4, [r5]
- cmp r4, #0
- beq 1b
- mov r4, #0
- str r4, [r5]
- ldr r0, =core1_msg
- bl uart_string
- ldr r5, =core2_mbox
- mov r4, #1
- str r4, [r5]
b io_halt
core2run:
cps #0x12 // Setup sp in IRQ mode.
- mov sp,#0x4000
ldr sp, =core2_irq_stack
cps #0x11 // Setup sp in FIQ mode.
- mov sp,#0x2000
ldr sp, =core2_fiq_stack
cps #0x1B // Setup sp in UNDEF mode.
- mov sp,#0x1000
ldr sp, =core2_undefined_stack
cps #0x17 // Setup sp in ABORT mode.
- mov sp,#0x0800
ldr sp, =core2_data_stack
cps #0x1f // Setup sp in USR/SYS mode.
- mov sp,#0x6000
ldr sp, =core2_sys_stack
cps #0x13 // Setup sp in SVC mode.
- mov sp, #0x8000
ldr sp, =core2_svc_stack
-
- // Output Message and Signal Next Core to Continue
- ldr r5, =core2_mbox
-1:
- ldr r4, [r5]
- cmp r4, #0
- beq 1b
- mov r4, #0
- str r4, [r5]
- ldr r0, =core2_msg
- bl uart_string
- ldr r5, =core3_mbox
- mov r4, #1
- str r4, [r5]
b io_halt
core3run:
cps #0x12 // Setup sp in IRQ mode.
- mov sp,#0x4000
ldr sp, =core3_irq_stack
cps #0x11 // Setup sp in FIQ mode.
- mov sp,#0x2000
ldr sp, =core3_fiq_stack
cps #0x1B // Setup sp in UNDEF mode.
- mov sp,#0x1000
ldr sp, =core3_undefined_stack
cps #0x17 // Setup sp in ABORT mode.
- mov sp,#0x0800
ldr sp, =core3_data_stack
cps #0x1f // Setup sp in USR/SYS mode.
- mov sp,#0x6000
ldr sp, =core3_sys_stack
cps #0x13 // Setup sp in SVC mode.
- mov sp, #0x8000
ldr sp, =core3_svc_stack
-
- // Output Message and Signal Next Core to Continue
- ldr r5, =core3_mbox
-1:
- ldr r4, [r5]
- cmp r4, #0
- beq 1b
- mov r4, #0
- str r4, [r5]
- ldr r0, =core3_msg
- bl uart_string
- ldr r5, =core0_mbox
- mov r4, #1
- str r4, [r5]
b io_halt
.globl io_halt
io_halt: